

# MY9221

# 12-Channel LED Driver With Grayscale Adaptive Pulse Density Modulation Control

### **General Description**

The MY9221, 12-channels (R/G/B x 4) constant current APDM (Adaptive Pulse Density Modulation) LED driver, operates over a 3V ~ 5.5V input voltage range. The device provides 12 open-drain constant current sinking outputs that are rated to 17 V and delivers up to 60mA of high accuracy current to each string of LED. The current at each output is programmable by means of three external current setting resistors. MY9221 features a 10MHz EMI reduction data clock input. MY9221 also offers a 2-wire serial interface to send the grayscale data, control command including 16/14/12/8-bit grayscale selection, grayscale clock frequency division selection, output polarity selection for high power LED driving, output Tr/Tf timing selection, current output waveform selection, and to realize the internal-latch function. MY9221 provides adaptive pulse density modulation method to increase the visual refresh rate up to 1000 Hz @ 16-bit grayscale and reduce the flickers, and it also provides output current bilateral processing for EMI reduction. Moreover MY9221 utilizes clock duty recovery technique and pulse re-timing to help long distance and multiple cascading applications. MY9221 provides typical ±1% channel-to-channel LED current accuracy. Additional features include a ±0.1% regulated output current capability and fast output transient response. MY9221 is available in a 20-pin QFN or 24-pin SSOP/TSSOP package and specified over the -40°C to +85°C ambient temperature range.

### **Applications**

- Indoor and Outdoor LED Video Displays
- ☐ Full Color Mesh Display
- ☐ Full Color Dot Matrix Module
- □ Architectural and Decorative Lighting
- □ LCD Display Backlighting

# **Typical Operating Circuits**



#### **Features**

- → 3 ~ 5.5V Operating supply voltage
- ◆ R/G/B x4 Output Channels
- → 3~60mA@5V Constant current output range
- ♦ 3~35mA@3.3V Constant current output range
- ◆ Current setting by 3 external resistors
- ◆ 17V Rated output channels for long LED strings
- **★** ±1%(typ.) LED Current accuracy between channels
- → ±2%(typ.) LED Current accuracy between chips
- 10MHz(max.) ~ 70 KHz(min.) clock frequency for EMI reduction data transfer [ patent pending ]
   (compatible with traditional 20MHz(max.))
- ♦ 16 / 14 / 12 / 8 bit grayscale selection
- Built-in internal grayscale clock supports refresh rate >1000Hz@16-bit grayscale, >256KHz@8-bit grayscale
- Grayscale clock frequency selection for High Power LED driving application (min. 33.6KHz)
- Grayscale clock source selection (SSOP & TSSOP only): internal or external
- ◆ PWM or APDM control selection [ patent pending ]
- **♦** Clock duty recovery for cascading application
- **♦** Schmitt trigger input
- ◆ Output Current Tr / Tf programmable
- ◆ Output Current Bilateral Processing for EMI reduction
- → -40°C to +85°C Ambient temperature range

#### Order information

| Part     | Package Information                    |               |  |  |  |
|----------|----------------------------------------|---------------|--|--|--|
| MY9221SS | SSOP24-150mil-0.635mm                  | 2500 pcs/Reel |  |  |  |
| MY9221QD | QFN20-4mmx4mm-0.5mm                    | 3000 pcs/Reel |  |  |  |
| MY9221TE | TSSOP24-173mil-0.65mm<br>(Exposed Pad) | 2500 pcs/Reel |  |  |  |

### **Pin Configuration**



Apr. 2010 Ver. 0.4 MY-Semi Inc. 0



# **Block Diagram**





# **Pin Description**

| PIN       | No.                        |            |                                                                                                                                        |
|-----------|----------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------|
| SSOP24    | QFN20                      | PIN NAME   | FUNCTION                                                                                                                               |
| TSSOP24   |                            |            |                                                                                                                                        |
| 1,2,3     | 2,3,4                      | REXT_C,B,A | External resistors connected between REXT and GND for individual output current value setting.                                         |
| 19,16,7,4 | 18,15,8,5                  | OUTC[3:0]  |                                                                                                                                        |
| 20,17,8,5 | 0,17,8,5 19,16,9,6 OUTB[3: |            | Constant current outputs.                                                                                                              |
| 21,18,9,6 | 20,17,10,7                 | OUTA[3:0]  |                                                                                                                                        |
| 10        |                            | GCKI       | External grayscale clock input for PWM/APDM operation.                                                                                 |
| 11        | 11                         | DCKI       | Clock input terminal for serial data transfer. Data is sampled at both rising edge and falling edge of DCKI.                           |
| 12        | 12                         | DCKO       | Clock output terminal for serial data transfer.                                                                                        |
| 13        | 13                         | DI         | Serial data input terminal.                                                                                                            |
| 14        | 14                         | DO         | Serial data output terminal.                                                                                                           |
| 15        |                            | GCKO       | Grayscale clock output When command data "osc" = 'L', GCKO comes from internal osc When command data "osc" = 'H', GCKO comes from GCKI |
| 23        | 1                          | VDD        | Supply voltage terminal.                                                                                                               |
| 24        | Thermal pad                | GND        | Ground terminal.                                                                                                                       |
| 22        |                            | NA         | Not used                                                                                                                               |

# **Equivalent Circuit of Inputs and Outputs**

### 1. DI, DCKI terminals

### 2. DO, DCKO, GCKO terminals

#### 3. GCKI terminal









# Maximum Ratings (Ta=25°C, Tj(max) = 150°C)

| CHARACTERISTIC                   | SYMBOL   | RATING                                                                                | UNIT |
|----------------------------------|----------|---------------------------------------------------------------------------------------|------|
| Supply Voltage                   | VDD      | -0.3 ~ 7.0                                                                            | V    |
| Input Voltage                    | VIN      | -0.3 ~ VDD+0.3                                                                        | V    |
| Output Current                   | IOUT     | 60                                                                                    | mA   |
| Output Voltage                   | VOUT     | -0.3 ~ 17                                                                             | V    |
| Input Clock Frequency            | FDCK     | 0.07 ~ 10                                                                             | MHz  |
| GND Terminal Current             | IGND     | 750                                                                                   | mA   |
| Thermal Resistance (4 Layer PCB) | Rth(j-a) | 70.5 (SSOP24-150mil-0.635mm)<br>43 (QFN20-4mmx4mm)<br>31 (TSSOP24-173mil-0.65mm (EP)) | °C/W |
| Operating Supply Voltage         | VDD      | 3.0 ~ 5.5                                                                             | V    |
| Operating Ambient Temperature    | Тор      | -40 ~ 85                                                                              | °C   |
| Storage Temperature              | Tstg     | -55 ~ 150                                                                             | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only and functional operation of the device at these or any other condition beyond those specified is not supported.

<sup>(2)</sup> All voltage values are with respect to ground terminal.



### Electrical Characteristics (VDD = 5.0 V, Ta = 25°C unless otherwise noted)

| CHARACTERISTIC                                | SYMBOL                | CONDITION                                                              | MIN.    | TYP.  | MAX.   | UNIT   |
|-----------------------------------------------|-----------------------|------------------------------------------------------------------------|---------|-------|--------|--------|
| Input Voltage "H" Level                       | VIH                   | CMOS logic level                                                       | 0.7VDD  | _     | VDD    | V      |
| Input Voltage "L" Level                       | VIL                   | CMOS logic level                                                       | GND     | _     | 0.3VDD | v      |
| Output Leakage Current                        | ILK                   | VOUT = 17 V                                                            |         | _     | 0.1    | uA     |
| Output Voltage (DO)                           | VOL                   | IOL = 4.8 mA                                                           | _       |       | 0.4    | V      |
| Output voltage (DO)                           | VOH                   | IOH= 5.3 mA                                                            | VDD-0.4 |       | _      | V      |
| Output Current Skew (Channel-to-Channel)*1    | dIOUT1                | VOUT = 1.0 V                                                           | _       | ±1    | ±3     | %      |
| Output Current Skew (Chip-to-Chip)*2          | dIOUT2                | Rrext = 2340 Ω                                                         | _       | ±2    | ±6     | %      |
| Output Current Skew<br>(Channel-to-Channel)*1 | dIOUT3                | VOUT = 1.0 V                                                           | _       | ±1    | ±3     | %      |
| Output Current Skew (Chip-to-Chip)*2          | dIOUT4                | Rrext = 19.5 KΩ                                                        | _       | ±2    | ±6     | %      |
| Output Voltage Regulation*3                   | % / VOUT              | Rrext = 2340 Ω<br>VOUT = 1 V ~ 3 V                                     | _       | ±.0.1 | _      | 0/ / \ |
| Supply Voltage Regulation*4                   | % / VDD               | Rrext = 2340 Ω<br>VDD = 3 V ~ 5.5 V                                    | _       | ±0.6  | ±1     | %/V    |
|                                               | I <sub>DD1(off)</sub> | all pins are open unless VDD and GND                                   | _       | 2.40  | _      |        |
|                                               | I <sub>DD2(off)</sub> | input signal is static Rrext = 2340 $\Omega$ all outputs turn off      |         | 5.73  | _      |        |
| Supply Current <sup>*5</sup>                  | I <sub>DD3(on)</sub>  | input signal is static<br>Rrext = 2340 $\Omega$<br>all outputs turn on |         | 5.85  | _      | mA     |
|                                               | I <sub>DD4(off)</sub> | input signal is static Rrext = 19.5 $K\Omega$ all outputs turn off     | _       | 2.84  | _      |        |
|                                               | I <sub>DD5(on)</sub>  | input signal is static<br>Rrext = 19.5 KΩ<br>all outputs turn on       | _       | 2.84  |        |        |

<sup>\*1</sup> Channel-to-channel skew is defined by the formula below:

$$\Delta(\%) = \left[ \frac{Iout_n}{(Iout_0 + Iout_1 + ... + Iout_3)} - 1 \right] * 100\%$$

$$\Delta(\%) = \left[ \left( \frac{(Iout_0 + Iout_1 + ... + Iout_3)}{4} - (Ideal Output Current)} {(Ideal Output Current)} \right] * 100\%$$

\*3 Output voltage regulation is defined by the formula below: 
$$\Delta(\%/V) = \left[ \frac{Iout_n(@Vout_n = 3V) - Iout_n(@Vout_n = 1V)}{Iout_n(@Vout_n = 3V)} \right] * \frac{100\%}{3V - 1V}$$

$$\Delta(\%/V) = \left[ \frac{Iout_n(@V_{DD} = 5.5V) - Iout_n(@V_{DD} = 3V)}{Iout_n(@V_{CC} = 3V)} \right] * \frac{100\%}{5.5V - 3V}$$

<sup>\*2</sup> Chip-to-Chip skew is defined by the formula below:

<sup>\*4</sup> Supply voltage regulation is defined by the formula below:

<sup>\*5</sup> IO excluded.



# Electrical Characteristics (VDD = 3.3 V, Ta = 25°C unless otherwise noted)

| CHARACTERISTIC                                | SYMBOL                | CONDITION                                                               | MIN.    | TYP.      | MAX.   | UNIT     |
|-----------------------------------------------|-----------------------|-------------------------------------------------------------------------|---------|-----------|--------|----------|
| Input Voltage "H" Level                       | VIH                   | /IH CMOS logic level                                                    |         | _         | VDD    | .,       |
| Input Voltage "L" Level                       | VIL                   | CMOS logic level                                                        | GND     | _         | 0.3VDD | V        |
| Output Leakage Current                        | ILK                   | VOUT = 17 V                                                             |         | _         | 0.1    | uA       |
| 0 4 434 % (DO)                                | VOL                   | IOL = 3.9 mA                                                            | _       | _         | 0.4    | .,       |
| Output Voltage (DO)                           | VOH                   | IOH= 3.8 mA                                                             | VDD-0.4 | _         | _      | V        |
| Output Current Skew (Channel-to-Channel)*1    | dIOUT1                | VOUT = 1.0 V                                                            | _       | ±1        | ±3     | %        |
| Output Current Skew (Chip-to-Chip)*2          | dIOUT2                | Rrext = 2340 Ω                                                          | _       | ±2        | ±6     | %        |
| Output Current Skew (Channel-to-Channel)*1    | dIOUT3                | VOUT = 1.0 V                                                            | _       | ±1        | ±3     | %        |
| Output Current Skew<br>(Channel-to-Channel)*2 | dIOUT4                | Rrext = 19.5 KΩ                                                         |         | <u>±2</u> | ±6     | %        |
| Output Voltage Regulation*3                   | % / VOUT              | Rrext = 2340 Ω<br>VOUT = 1 V ~ 3 V                                      | _       | ±0.1      | _      | 0/ / 1 / |
| Supply Voltage Regulation*4                   | % / VDD               | Rrext = 2340 Ω<br>VDD = 3 V ~ 5.5 V                                     | _       | ±0.6      | ±1     | - %/V    |
|                                               | I <sub>DD1(off)</sub> | all pins are open unless VDD and GND                                    | _       | 1.97      | _      |          |
|                                               | I <sub>DD2(off)</sub> | input signal is static Rrext = $2340 \Omega$ all outputs turn off       | _       | 5.22      | _      |          |
| Supply Current <sup>*5</sup>                  | I <sub>DD3(on)</sub>  | input signal is static Rrext = 2340 $\Omega$ all outputs turn on        | _       | 5.22      |        | mA       |
|                                               | I <sub>DD4(off)</sub> | input signal is static Rrext = 19.5 K $\Omega$ all outputs turn off     | _       | 2.74      | _      |          |
|                                               | I <sub>DD5(on)</sub>  | input signal is static<br>Rrext = 19.5 $K\Omega$<br>all outputs turn on | _       | 2.79      | _      |          |

$$\Delta(\%) = \left[ \frac{Iout_n}{\underline{(Iout_0 + Iout_1 + ... + Iout_3)}} - 1 \right] * 100\%$$

$$\Delta(\%) = \left[ \frac{(Iout_0 + Iout_1 + ... + Iout_3)}{4} - (Ideal Output Curren) \right] *100\%$$

\*1 Channel-to-channel skew is defined by the formula below:
$$\Delta(\%) = \left[ \frac{Iout_n}{(Iout_0 + Iout_1 + ... + Iout_3)} - 1 \right] *100\%$$
\*3 Output voltage regulation is defined by the formula below:
$$\Delta(\%/V) = \left[ \frac{Iout_n(@Vout_n = 3V) - Iout_n(@Vout_n = 1V)}{Iout_n(@Vout_n = 3V)} \right] * \frac{100\%}{3V - IV}$$

$$\Delta(\%/V) = \left[ \frac{Iout_n(@V_{DD} = 5.5V) - Iout_n(@V_{DD} = 3V)}{Iout_n(@V_{CC} = 3V)} \right] * \frac{100\%}{5.5V - 3V}$$

 $<sup>^{*2}</sup>$  Chip-to-Chip skew is defined by the formula below:

<sup>\*4</sup> Supply voltage regulation is defined by the formula below:

<sup>\*5</sup> IO excluded.



# **Switching Characteristics** (VDD = 5.0V, Ta = 25°C unless otherwise noted)

| CHARACTERISTIC S                           |                                         | SYMBOL              | CONDITION               | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------|-----------------------------------------|---------------------|-------------------------|------|------|------|------|
|                                            | DCKI-to-DO                              | tpLH1               |                         |      | 29   | 39   |      |
| Propagation Delay                          | DCKI-to-DCKO                            | tpLH2               |                         |      | 6.3  | 19   |      |
| ('L to 'H')                                | GCKI-to-GCKO                            | tpLH3               |                         | _    | 10.5 | 19   | -    |
|                                            | DI-to-DO @ Internal-latch control cycle | tpLH4               |                         |      | 12   | _    |      |
|                                            | DCKI-to-DO                              | tpHL1               |                         |      | 39   | 59   |      |
| Propagation Delay ('H' to 'L')             | DCKI-to-DCKO                            | tpHL2               |                         |      | 6.3  | 19   |      |
| (II to L)                                  | GCKI-to-GCKO                            | tpHL3               | VIH = VDD               | _    | 9    | 19   |      |
|                                            | DCKI                                    | tw <sub>(DCK)</sub> | VIL = GND               | 50   | _    | 7200 | -    |
|                                            | GCKI                                    | tw <sub>(GCK)</sub> | Rrext = 2340 $\Omega$   | 50   |      |      | -    |
| Pulse Duration                             | DI @ Internal-latch control cycle       | twH <sub>(DI)</sub> | VL =5.0 V<br>RL = 150 Ω | 70   |      |      | ns   |
|                                            | DI @ Internal-latch control cycle       | twL <sub>(DI)</sub> | CL = 13 pF              | 230  |      | _    |      |
| Setup Time                                 | DI                                      | tsu <sub>(D)</sub>  |                         | 10   |      |      |      |
| Hold Time                                  | DI                                      | th <sub>(D)</sub>   |                         | 10   |      |      |      |
| DO/DCKO/GCKO                               | Rise Time                               | tr <sub>(DO)</sub>  |                         |      | 5    |      |      |
| DO/DCKO/GCKO                               | Fall Time                               | tf <sub>(DO)</sub>  |                         | _    | 5    | _    |      |
| Output Current Ris                         | se Time (fast)                          | Tor_f               |                         |      | 10   | _    |      |
| Output Current Fa                          | ll Time (fast)                          | Tof_f               |                         | _    | 4    | _    | _    |
| Output Current Ris                         | se Time (slow)                          | Tor_s               |                         |      | 90   | _    | -    |
| Output Current Fa                          | Il Time (slow)                          | Tof_s               |                         |      | 66   |      |      |
| DI Retiming @ Internal-latch control cycle |                                         | Tw_re               |                         | 70   | 90   | 110  |      |
| Internal-latch Start Time                  |                                         | Tstart              |                         | 12   | _    |      | us   |
| Internal-latch Stop Time                   |                                         | Tstop               |                         | 200  |      |      | ns   |
| DCKI Freq.                                 |                                         | F(DCKI)             |                         | 0.07 | _    | 10   | MHz  |
| Internal OSC Freq                          |                                         | F(OSC)              |                         | 6.9  | 8.6  | 10.3 | MHz  |
| GCKI Freq.                                 |                                         | F(GCKI)             |                         |      |      | 10   | MHz  |

Tstop (min.) for cascade application must > "200ns + N\*10ns" (N is the cascade number of drivers)



# **Switching Characteristics** (VDD = 3.3V, Ta = 25°C unless otherwise noted)

| CHAR                                       | ACTERISTIC                              | SYMBOL              | CONDITION               | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------|-----------------------------------------|---------------------|-------------------------|------|------|------|------|
|                                            | DCKI-to-DO                              | tpLH1               |                         | _    | 34   | 39   |      |
| Propagation Delay                          | DCKI-to-DCKO                            | tpLH2               |                         |      | 7.9  | 19   |      |
| ('L to 'H')                                | GCKI-to-GCKO                            | tpLH3               |                         |      | 12   | 19   |      |
|                                            | DI-to-DO @ Internal-latch control cycle | tpLH4               |                         |      | 18   |      | _    |
|                                            | DCKI-to-DO                              | tpHL1               |                         | _    | 40   | 59   |      |
| Propagation Delay                          | DCKI-to-DCKO                            | tpHL2               |                         | _    | 8.2  | 19   |      |
| ('H' to 'L')                               | GCKI-to-GCKO                            | tpHL3               | VIH = VDD               |      | 10.5 | 19   |      |
|                                            | DCKI                                    | tw <sub>(DCK)</sub> | VIL = GND               | 50   |      | 7200 |      |
|                                            | GCKI                                    | tw <sub>(GCK)</sub> | Rrext = 2340 $\Omega$   | 50   | _    | _    |      |
| Pulse Duration                             | DI @ Internal-latch control cycle       | twH <sub>(DI)</sub> | VL =5.0 V<br>RL = 150 Ω | 70   |      |      | ns   |
|                                            | DI @ Internal-latch control cycle       | twL <sub>(DI)</sub> | CL = 13 pF              | 230  |      |      | =    |
| Setup Time                                 | DI                                      | tsu <sub>(D)</sub>  | tsu <sub>(D)</sub>      |      |      | _    |      |
| Hold Time                                  | DI                                      | th <sub>(D)</sub>   |                         | 10   |      |      |      |
| DO/DCKO/GCKO                               | Rise Time                               | tr <sub>(DO)</sub>  |                         |      | 8.5  | _    |      |
| DO/DCKO/GCKO                               | Fall Time                               | tf <sub>(DO)</sub>  |                         |      | 8.5  |      |      |
| Output Current Ris                         | se Time (fast)                          | Tor_f               |                         | _    | 13.4 | _    |      |
| Output Current Fa                          | ll Time (fast)                          | Tof_f               |                         | _    | 7.5  | _    |      |
| Output Current Ris                         | se Time (slow)                          | Tor_s               |                         |      | 153  | _    |      |
| Output Current Fa                          | Il Time (slow)                          | Tof_s               |                         |      | 77   |      |      |
| DI Retiming @ Internal-latch control cycle |                                         | Tw_re               |                         | 90   | 110  | 130  |      |
| Internal-latch Start Time                  |                                         | Tstart              |                         | 12   |      |      | us   |
| Internal-latch Stop Time                   |                                         | Tstop               |                         | 200  |      | _    | ns   |
| DCKI Freq.                                 |                                         | F(DCKI)             |                         | 0.07 | _    | 10   | MHz  |
| Internal OSC Freq                          |                                         | F(OSC)              |                         | 6.7  | 8.4  | 10.1 | MHz  |
| GCKI Freq.                                 |                                         | F(GCKI)             |                         | _    | _    | 10   | MHz  |

\_

<sup>\*</sup> Tstop (min.) for cascade application must > "200ns + N\*10ns" (N is the cascade number of drivers)



# **Switching Characteristics Test Circuit**



Switching Characteristics Test Circuit

# **Timing Diagram**

### 1. DCKI, DCKO - DI, DO





### 2. GCKI-GCKO



# 3. DCKI-DI & DI-DO @ Internal-latch control cycle





<sup>\*</sup> Tstop (min.) for cascade application must > "200ns + N\*10ns" (N is the cascade number of drivers)



#### **Reference Resistor**

The constant current values are determined by an external resistor placed between REXT pin and GND pin. The following formula is utilized to calculate the current value:

$$Iout(mA) = \frac{1.28*45.5}{Rrext (K\Omega)}$$

Where Rrext is a resistor placed between REXT and GND

For example, lout is 25mA when Rrext=2340 $\Omega$  and lout is 3mA when Rrext=19.5 K $\Omega$ 





# **Constant-Current Output**

The current characteristics could maintain invariable in the influence of loading voltage. Therefore, the MY9221 could minimize the interference of different LED forward voltages and produce the constant current. The following figures illustrate the suitable output voltage should be determined in order to keep an excellent performance.





#### **Serial Data Interface**

The MY9221 transmits data from the DI pin on both rising and falling edge of the data clock (DCKI). After whole given serial data are shifted into 208-bit shift register, then the data can be loaded into the latch register by internal-latch function. The serial data will be shifted out from the DO pin on the synchronization of the rising and falling edge of DCKI.



#### **Data Format**

16-bit command data and 12x16-bit PWM data. (Total: 208-bit)





# **16-bit Command Data Description** (CMD[15:0]) = D[207:192])

| BIT No.    | Name     | DESCRIPTION                   | FUNCTION                                                                                                                                                                            |
|------------|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMD[15:11] | Temp     | Not used                      | Please filled with all "0"                                                                                                                                                          |
| CMD[10]    | hspd     | lout Tr/Tf select             | 0 : lout slow mode<br>1 : lout fast mode                                                                                                                                            |
| CMD[9:8]   | bs[1:0]  | Grayscale                     | 00 : 8-bit grayscale application 01 : 12-bit grayscale application 10 : 14-bit grayscale application 11 : 16-bit grayscale application                                              |
| CMD[7:5]   | gck[2:0] | Grayscale clock freq. select  | 000 : original freq. 001 : original freq/2 010 : original freq/4 011 : original freq/8 100 : original freq/16 101 : original freq64 110 : original freq/128 111 : original freq/256 |
| CMD[4]     | sep      | Output waveform select        | 0 : MY-PWM output waveform (similar to traditional waveform)<br>1 : APDM output waveform                                                                                            |
| CMD[3]     | osc      | Grayscale clock source select | 0 : internal oscillator (8.6MHz) (internal GCK source) 1 : external clock from GCKI pin (external GCK source)                                                                       |
| CMD[2]     | pol      | Output polarity select        | 0 : work as LED driver<br>1 : work as MY-PWM/APDM generator                                                                                                                         |
| CMD[1]     | cntset   | Counter reset select          | 0 : free running mode 1 : counter reset mode (Only usable when osc = "1")                                                                                                           |
| CMD[0]     | onest    |                               | frame cycle repeat mode     frame cycle One-shot mode (Only usable when cntset = "1")                                                                                               |

# **Grayscale data format**

16-bit grayscale data for per channel (D[191:176], D[175:160], D[159:144], D[143:128]...D[15:0])

| bs[1:0] | DESCRIPTION           | PWM DATA FORMAT                                                      |  |  |  |  |  |
|---------|-----------------------|----------------------------------------------------------------------|--|--|--|--|--|
| 00      | 9 hit gravagala mada  | Fill the eight most significant bits with "0", Fill the eight least  |  |  |  |  |  |
| 00      | 8-bit grayscale mode  | significant bits with 8-bit grayscale data.                          |  |  |  |  |  |
| 01      | 12 bit gravesale made | Fill the four most significant bits with "0", Fill the twelve least  |  |  |  |  |  |
| 01      | 12-bit grayscale mode | significant bits with 12-bit grayscale data.                         |  |  |  |  |  |
| 10      | 14 hit gravessle mede | Fill the two most significant bits with "0", Fill the fourteen least |  |  |  |  |  |
| 10      | 14-bit grayscale mode | significant bits with 14-bit grayscale data.                         |  |  |  |  |  |
| 11      | 16-bit grayscale mode | Filled 16-bit grayscale data directly.                               |  |  |  |  |  |



#### Data Format of 8-bit grayscale mode (bs[1:0]=00) D[207] D[192] 0 0 cntset X onest hspd osc pol D[191] D[176] A3[0] 0 LSB D[0] D[15] 0 0 0 C0[7] C0[6] C0[5] C0[4] C0[3] C0[2] C0[0] Data Format of 12-bit grayscale mode (bs[1:0]=01) D[207] D[192] 0 onest 0 osc pol D[191] D[176] A3[0] LSB D[0] D[15] (C0[11])(C0[10])(C0[9])(C0[8])(C0[7])(C0[6])(C0[5])(C0[4])(C0[3])(C0[2])(C0[1]) (C0[0] Data Format of 14-bit grayscale mode (bs[1:0]=10) D[207] D[192] 0 hspd cntset onest pol D[191] D[176] .3[11**]**(A3[10](\ A3[9] \ A3[8] \ \ A3[7] A3[1]XA3[0] LSB D[0]D[15] C0[13]\C0[12]\C0[11]\C0[10]\C0[9]\C0[8]\C0[7]\C0[6]\C0[5]\C0[4] C0[0] C0[3 C0[2] Data Format of 16-bit grayscale mode (bs[1:0]=11) D[207] D[192] 0 hspd onest pol D[191] D[176] A3[8] 43[10]XA3[9]X A3[7] A3[0] \ LSB D[15] D[0]**|**|C0[11]|C0[10]|C0[9]| (C0[8]XC0[7]XC0[6]XC0[5]XC0[4]X C0[3] C0[0]



# Internal-latch control cycle timing diagram

The steps to trigger internal-latch function are shown below:

- 1. After whole given serial data are shifted into shift register, keeping DCKI at a fixed level (no matter "high" or "low") for more than 12us. (Tstart > 12us)
- 2. Send 4 DI pulses (twH<sub>(DI)</sub>>70ns, twL<sub>(DI)</sub>> 230ns, Tstop\*)
- 3. Data is loaded into the latch register at 2<sup>nd</sup> falling edge of DI pulse



<sup>\*</sup>Tstop (min.) for cascade application must > "200ns + N\*10ns" (N is the cascade number of drivers)

# Pulse retiming at Internal-latch control cycle

MY9221 provides DO signal retiming function which is fixed at Tw\_re = 90ns@VDD=5V under internal-latch control cycle to prevent variation of the duty ratio caused by long cascading



### **External Grayscale Clock Mode** (osc = "1")

When osc="1", users can use the external grayscale clock function. The grayscale clock is controlled by GCKI pin. Both the rising and falling edge of GCKI pulse can increase the grayscale counter by one. The MY9221 compare the grayscale data of each output with grayscale counter value. If the grayscale data is larger than grayscale counter value, the OUT will switch on. Some timing constrains must be obeyed, which are shown below:



# **Free Running Mode**

The first frame cycle after power-on will synchronize with the first Latch\_GD signal (Latch\_GD is the latch signal for grayscale data.). A new frame cycle for new grayscale data will start after the previous frame cycle completely finished. If the grayscale data doesn't change, the frame cycle will repeat again and again automatically. This mode ensures every frame cycle to be performed completely.



12-Channel LED Driver with Grayscale APDM Control

MY-Semi Inc. 16



# Grayscale Counter Reset Mode (Only usable when osc = "1" : external grayscale clock mode)

Every new frame cycle of new grayscale data will synchronize with the Latch\_GD signal. Frame cycles of the same grayscale data will repeat again and again automatically until the next grayscale data is loaded. When the next grayscale data is loaded, it will force the previous frame stop running. This means that the previous frame cycle may not perform completely.



# One-shot Mode (Only usable when cntset = "1" : grayscale counter reset mode)

Every new frame cycle of new grayscale data will synchronize with the Latch\_GD signal. And one grayscale data will just perform only one complete frame cycle. After one complete cycle, the output current will turn off until next grayscale data is loaded.





# Adaptive Pulse Density Modulation with $\Delta$ -Width Correction

Adaptive Pulse Density Modulation (APDM) with  $\Delta$ -Width Correction is a technique to improve output current waveform distortion and increase visual refresh rate. The adaptive output waveform is controlled by the grayscale value automatically. When all outputs operate at high grayscale resolution (grayscale resolution  $\geq 75\%$ ), the output waveform is divided into more segments to increase visual refresh rate. Otherwise the output waveform is divided into less segments at low grayscale resolution to improve output current linearity. (grayscale resolution < 75%). And the  $\Delta$ -Width Correction ( $\Delta \neq 0$ ) is used to compensate the non-ideal output current transient response.







# **Application Diagram**

Work as LED driver with system supply voltage = 5V (Set CMD[2] = "L")
 Use internal grayscale clock & Internal-latch function



2. Work as LED driver with system supply voltage = 12V/24V (Set CMD[2] = "L") Use internal grayscale clock & Internal-latch function





### **Power Dissipation**

When the 12 output channels are turned on, the practical power dissipation is determined by the following equation:

$$PD$$
 (practical) =  $V_{DD} \times I_{DD} + V_{Out}A3 \times I_{Out}A3 \times D_{uty}A3 + ... + V_{out}C0 \times I_{out}C0 \times D_{uty}C0$ 

In secure operating conditions, the power consumption of an integrated chip should be less than the maximum permissible power dissipation which is determined by the package types and ambient temperature. The formula for maximum power dissipation is described as follows:

$$PD (max) = \frac{Tj(max)(\mathcal{C}) - Ta(\mathcal{C})}{Rth(j-a)(\mathcal{C}/Watt)}$$

The PD(max) declines as the ambient temperature rises. Therefore, suitable operating conditions should be designed with caution according to the chosen package and the ambient temperature. The following figure illustrates the relation between the maximum power dissipation and the ambient temperature in the three different packages.

#### Maximum Power Dissipation v.s. Ambient Temperature





# **Package Outline Dimension**

SSOP24-150mil-0.635mm









# **Package Outline Dimension**

### QFN20-4mmx4mm







|    |             |      | D2   |      |      | E2   |      |      | L    |      |
|----|-------------|------|------|------|------|------|------|------|------|------|
|    | PAD SIZE    | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
|    | 114X114 MIL | 1.90 | 2.00 | 2.05 | 1.90 | 2.00 | 2.05 | 0.30 | 0.40 | 0.50 |
|    | 102X102 MIL | 2.00 | 2.10 | 2.15 | 2.00 | 2.10 | 2.15 | 0.45 | 0.55 | 0.65 |
| 3\ | 110X110 MIL | 2.40 | 2.50 | 2.55 | 2.40 | 2.50 | 2.55 | 0.35 | 0.45 | 0.55 |

UNIT : mm

| SYMBOLS | MIN.      | NOM.       | MAX. |  |  |
|---------|-----------|------------|------|--|--|
| Α       | 0.70      | 0.75       | 0.80 |  |  |
| A1      | 0.00      | 0.02       | 0.05 |  |  |
| A3      |           | 0.203 REF. |      |  |  |
| b       | 0.20      | 0.25       | 0.30 |  |  |
| D       |           | 4.00 BSC   |      |  |  |
| E       |           | 4.00 BSC   |      |  |  |
| е       | 0.50 BSC. |            |      |  |  |
| K 0.20  |           | _          | _    |  |  |

UNIT : mm



# **Package Outline Dimension**

TSSOP24-173mil-0.65mm (EP)



| SYMBOLS  | DIMENS  | IONS IN MILLI | METER. | DIMENSIONS IN INCH |       |       |  |
|----------|---------|---------------|--------|--------------------|-------|-------|--|
| STREECES | MIN     | NOM           | MAX    | MIN                | NOM   | MAX   |  |
| A        |         |               | 1.15   |                    |       | 0.045 |  |
| A1       | 0.00    |               | 0.10   | 0.000              |       | 0.004 |  |
| A2       | 0.80    | 1.00          | 1.05   | 0.031              | 0.039 | 0.041 |  |
| b        | 0.19    |               | 0.30   | 0.007              |       | 0.012 |  |
| C        | 0.09    |               | 0.20   | 0.004              |       | 0.008 |  |
| D        | 7.70    | 7.80          | 7.90   | 0.303              | 0.307 | 0.311 |  |
| E        | 6.20    | 6.40          | 6.60   | 0.244              | 0.252 | 0.260 |  |
| E1       | 4.30    | 4.40          | 4.50   | 0.169              | 0.173 | 0.177 |  |
| e        |         | 0.65          |        |                    | 0.026 |       |  |
| L        | 0.45    | 0.60          | 0.75   | 0.018              | 0.024 | 0.030 |  |
| y        |         |               | 0.10   |                    |       | 0.004 |  |
| θ        | 0°      |               | 8°     | 0°                 |       | 8°    |  |
| L1-L1'   |         |               | 0.12   |                    |       | 0.005 |  |
| L1       | 1.00REF |               |        | 0.039REF           |       |       |  |



The products listed herein are designed for ordinary electronic applications, such as electrical appliances, audio-visual equipment, communications devices and so on. Hence, it is advisable that the devices should not be used in medical instruments, surgical implants, aerospace machinery, nuclear power control systems, disaster/crime-prevention equipment and the like. Misusing those products may directly or indirectly endanger human life, or cause injury and property loss.

MY-Semi Inc. will not take any responsibilities regarding the misusage of the products mentioned above. Anyone who purchases any products described herein with the above-mentioned intention or with such misused applications should accept full responsibility and indemnify. MY-Semi Inc. and its distributors and all their officers and employees shall defend jointly and severally against any and all claims and litigation and all damages, cost and expenses associated with such intention and manipulation.